A 512Gb 3b/Cell 7 th -Generation 3D-NAND Flash Memory with 184MB/s Write Throughput and 2.0Gb/s Interface

Ji-Ho Cho, D. Chris Kang, Jongyeol Park,Sang-Wan Nam, Jung-ho Song,Bong-Kil Jung, Jaedoeg Lyu, Hogil Lee,Won-Tae Kim,Jeon Hongsoo,Sung-Hoon Kim,In-Mo Kim,Jae-Ick Son, Kyoung-Tae Kang,Sang-Won Shim,Jongchul Park,Eung-Suk Lee,Kyung-Min Kang, Sang-Won Park, Jae-Yun Lee, Seung-Hyun Moon,Pansuk Kwak,Byung-Hoon Jeong,Cheon An Lee,Ki-Sung Kim,Jun-young Ko, Kwon Taehong,Junha Lee, Yo-Han Lee,Chae-Hoon Kim, Myeong-Woo Lee,Jeong-yun Yun, Lee Ho-Jun, Choi Yonghyuk, Sanggi Hong, Jonghoon Park, Yoon-Sung Shin,Ho-joon Kim, Han-sol Kim,Chi-Weon Yoon,Dae Seok Byeon,Seung-jae Lee,Jin-Yub Lee,Jai-Hyuk Song

international solid-state circuits conference(2021)

引用 0|浏览0
暂无评分
摘要
The exponential data size growth in high-speed networks is a key motivator for nonvolatile memory development. To support this demand, higher density NAND is required: with a smaller cell size and higher interface speed. Generally, scaling down NAND technology requires addressing several common issues: 1) As the number of WL stack layers increases, the cell-string current is reduced due to the increased resistance in a cell string, 2) Deterioration of cell-to-cell interference, due to the reduction of cell pitch, 3) Support of higher IO bandwidth for faster data transfer speed [1]. Another challenge of this work was to minimize the die size because the peripheral circuit area is comparable to that of the cell array. Hence, we integrated the peripheral circuits below the cell array as introduced in [2]. Also, to cope with lower metal-contact height, a novel structure for the capacitor device was used to maximize capacitance per unit area.
更多
查看译文
关键词
184mb/s,memory,throughput,d-nand
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要