Modeling and Simulation of Negative Capacitance Gate on Ge FETs

ECS Transactions(2016)

引用 4|浏览1
暂无评分
摘要
In this work, a polysilicon-ferroelectric gate capacitor is proposed to be stacked on the Ge-MOSFET to simultaneously maintain the stability and the potential amplification in the sub-threshold region of a Negative Capacitance Field Effect Transistor. Hence, the non-hysteresis ID-VG characteristics with sub-60mV/dec subthreshold slope can be designed. A simple capacitance model including the effects of gate-to-source/drain overlap, interface trap states at oxide/Ge, and polysilicon/FE/metal is presented to analyze the subthreshold behavior. The optimized SS is further improved when the direct S/D overlap with floating metal of Ge-MOSFET increases. The polysilicon doping concentration causes the trade-off between subthreshold swing and hysteresis-free maximum voltage. The impact of the interface traps at the FE/poly interface on the device performance and the optimization approach are also discussed.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要