SAT-based capture-power reduction for at-speed broadcast-scan-based test compression architectures

ISLPED(2011)

引用 4|浏览11
暂无评分
摘要
Excessive power dissipation during VLSI testing results in over-testing, yield loss and heat damage of the device. For low power devices with advanced power management features and more stringent power budgets, power-aware testing is even more mandatory. Effective and efficient test set post-processing techniques based on X-identification and power-aware X-filling have been proposed for external and embedded deterministic test. This work proposes a novel X-filling algorithm for combinational and broadcast-scan-based test compression schemes which have great practical significance. The algorithm ensures compressibility of test cubes using a SAT-based check. Compared to methods based on opological justification, the solution space of the compressed test vector is not pruned early during the search. Thus, this method allows much more precise low-power X-filling of test vectors. Experiments on benchmark and industrial circuits show the applicability to capture-power reduction during scan testing.
更多
查看译文
关键词
low power device,broadcast-scan-based test compression scheme,test vector,power-aware x-filling,at-speed broadcast-scan-based test compression,advanced power management feature,stringent power budget,embedded deterministic test,sat-based capture-power reduction,excessive power dissipation,efficient test,vlsi testing result,power dissipation,integrated circuit,switches,vlsi,low power electronics,logic gates,logic gate,automatic test pattern generation,atpg
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要