Forksheet Field-Effect Transistors for Area Scaling and Gate-Drain Capacitance Reduction in Nanosheet-based CMOS Technologies

H. Mertens,N. Horiguchi

2024 8th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)(2024)

引用 0|浏览2
暂无评分
摘要
Nanosheet-based field-effect transistors with dielectric walls between adjacent devices, referred to as forksheet transistors, can improve CMOS scaling by means of (1) space reduction between transistors and (2) gate-drain capacitance reduction. We demonstrate forksheet device fabrication, including self-aligned gate cut formation for lateral channel-channel spaces as small as 12nm. In addition, we discuss pros and cons of different forksheet wall configurations. Dielectric walls positioned at standard cell outer bounds instead of inner bounds have the benefit that wall width scalability is independent of N-P patterning requirements. Source-drain cut patterning is an option to address process-induced wall loss between source-drains.
更多
查看译文
关键词
Field-effect Transistors,Gate-drain Capacitance,Outer Boundary,Lateral Space,Wall Width,Wall Loss,Process Flow,Effective Width,Integration Challenges,Wall Type,Metal Gate,Gate Length,Metal Work Function,Subthreshold Slope
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要