13.4 A 48GB 16-High 1280GB/s HBM3E DRAM with All-Around Power TSV and a 6-Phase RDQS Scheme for TSV Area Optimization

Jinhyung Lee,Kyungjun Cho, Chang Kwon Lee, Yeonho Lee, Jae-Hyung Park,Su-Hyun Oh,Yucheon Ju,Chunseok Jeong,Ho Sung Cho, Jaeseung Lee,Tae-Sik Yun,Jin Hee Cho,Sangmuk Oh,Junil Moon,Young-Jun Park, Hong-Seok Choi,In-Keun Kim,Seung Min Yang,Sun-Yeol Kim, Jaemin Jang, Jinwook Kim, Seong-Hee Lee, Younghyun Jeon, Juhyung Park,Tae-Kyun Kim, Dongyoon Ka,Sanghoon Oh, Jinse Kim, Junyeol Jeon,Seonhong Kim,Kyeong Tae Kim,Taeho Kim, Hyeonjin Yang, Dongju Yang, Minseop Lee, Heewoong Song, Dongwook Jang, Junghyun Shin, Hyunsik Kim, Changki Baek, Hajun Jeong, Jongchan Yoon,Seung-Kyun Lim, Kyo Yun Lee,Young Jun Koo,Myeong-Jae Park,Joohwan Cho, Jonghwan Kim

2024 IEEE International Solid-State Circuits Conference (ISSCC)(2024)

引用 0|浏览2
暂无评分
摘要
With the emergence of large-language models (LLM) and generative AI, which require an enormous amount of model parameters, the required memory bandwidth and capacity for high-end systems is on an unprecedented increase. To meet this need, we present an extended version of the high-bandwidth memory-3 (HBM3 DRAM), HBM3E, which achieves a 1280GB/s bandwidth with a cube density of 48GB. New design schemes and features, such as all-around power-through-silicon via (TSV), a 6-phase read-data-strobe (RDQS) scheme, a byte-mapping swap scheme, and a voltage-drift compensator for write data strobe (WDQS), are implemented to achieve extended bandwidth and capacity with enhanced reliability. The overall architecture and specifications, such as bump map footprint, the number of channel and I/Os, and the operation voltage, are identical to the latest HBM3 [1, 2]; therefore, backward compatibility is provided, avoiding system modification.
更多
查看译文
关键词
Voltage Drop,Memory Capacity,Open Voltage,Mirror Symmetry,Feedback Signal,Amount Of Parameters,Datapath,Unprecedented Increase,Backward Compatibility,Bandwidth Improvement
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要