22.5 A 42GS/s 7b 16nm Massively Time-Interleaved Slope-ADC

Ewout Martens, Adam Cooman, Pratap Renukaswamy, Shun Nagata,Sehoon Park,Jorge Lagos,Nereo Markulic,Jan Craninckx

2024 IEEE International Solid-State Circuits Conference (ISSCC)(2024)

引用 0|浏览0
暂无评分
摘要
For wireline receivers, ADCs with a resolution of 6 to 8 bits and a sampling speed of several tens of GHz are often required [1–5]. To achieve these extremely high speeds, time-interleaved (TI) ADCs with tens of parallel high-speed channels are commonly used. SAR-based sub-ADCs are a popular choice due to their power-efficient architecture. Although SAR ADCs can be small, the need for a DAC and high-speed logic nevertheless results in a significant total area with long interconnection lines. This work introduces an alternative approach for extreme high-speed ADCs based on the paradigm that a slow-speed but extremely small channel allows for a more efficient conversion per area. By arranging them in a 2-dimensional array, interconnections are minimized, and power burned in parasitics is reduced resulting in an energy-efficient and scalable architecture.
更多
查看译文
关键词
Parasite,Conversion Efficiency,Memory Effect,Duty Cycle,Signal Distribution,Capacity Of Samples,Capacitive Coupling,Rows Of Cells,Gain Factor,Input Matching,Scalable Architecture,Counter Value,Complete Array
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要