A Fully Synthesizable Fractional-N MDLL With Energy-Efficient Ring-Oscillator-Based DTC of Large Tuning Range

IEEE SOLID-STATE CIRCUITS LETTERS(2024)

引用 0|浏览0
暂无评分
摘要
This letter describes a fully synthesizable fractional- N multiplexing delay-locked loop (MDLL) with a ring-oscillator-based digital-to-time converter (RO-DTC). The proposed RO-DTC can generate a wide range of time delays with only a relatively smaller number of delay cells. Since its structure is periodical, the corresponding predistortion look-up table (LUT)'s size could also be reduced. The proposed MDLL is implemented in a 65-nm CMOS process. The measured results show that the RO-DTC's power normalized by operating frequency and tuning range is the lowest among other state-of-the-art works. The proposed MDLL achieves FoMs of -242.3 and -218.6 dB in integer- N and fractional- N operation modes at RF frequencies 1.04 and 1.0465 GHz. The core area is 0.0892 mm(2).
更多
查看译文
关键词
Table lookup,Logic gates,Calibration,Tuning,Delays,Solid state circuits,Multi-stage noise shaping,Analog mixed-signal system,digital-to-time converter (DTC),frequency synthesis,fully synthesizable circuit,multiplexing delay-locked loop (MDLL)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要