A 6.4-GS/s 1-GHz BW Continuous-Time Pipelined ADC With Time-Interleaved Sub-ADC-DAC Achieving 61.7-dB SNDR in 16-nm FinFET

IEEE JOURNAL OF SOLID-STATE CIRCUITS(2023)

引用 0|浏览10
暂无评分
摘要
We introduce a continuous-time (CT) pipeline analog-to-digital converter (ADC) featuring a time-interleaved sub-ADC-digital-to-analog converter (DAC) path in its first stage. The proposed sub-ADC-DAC path enhances the ADC's bandwidth by improving the signal cancellation at the summing node of the first stage. In addition, we have developed an inductorless delay line for the first stage, improving the amplitude and phase matching, thus minimizing the input signal leakage into the backend ADC. Furthermore, the theoretical jitter limitations in the CT pipeline architecture have been explored, and the proposed theory is compared against the measured results. The prototype ADC was fabricated in a 16-nm FinFET process. The ADC achieves a peak signal-to-noise ratio (SNR) of 61.7 dB at low frequencies and 60.8 dB at high frequencies across a 1GHz bandwidth. The active area of the ADC is 0.77 mm(2), and it consumes 240 mW. The Schreier figure of merit (FOMS) is 157.9 dB, which is amongst the best for CT ADCs with bandwidth greater than 500 MHz.
更多
查看译文
关键词
Analog-to-digital converter (ADC),anti-aliasing,clock jitter,continuous-time (CT),inductorless,over-sampling,pipeline ADC,time interleaving,wideband
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要