Exploiting TFET-based technology for energy-efficient STT-MRAM cells

Santiago S. Perez, Alessandro Bedoya,Luis Miguel Procel,Ramiro Taco

INTERNATIONAL JOURNAL OF APPLIED ELECTROMAGNETICS AND MECHANICS(2023)

引用 0|浏览5
暂无评分
摘要
Spin-transfer torque magnetic random-access memory (STT-MRAM) has been demonstrated to be a leading candidate for on-chip memory technology. In this work, double-barrier magnetic tunnel junction (DMTJ) is exploited to define STT-MRAMs at the circuit-level (i.e. at the bitcell level). The DMTJ-based bitcells are built from tunnel-FET technology and benchmarked against a calibrated 10 nm-FinFET technology model. STT-MRAM bitcells operate in the ultra-low voltage domain, and are evaluated in terms of energy-efficiency and area. Simulation results points out that the tunnel-FET based solution is the most energy-efficient alternative, in terms of energy-delay-product (EDP), when evaluated at the 6.. corner. Quantitatively, when compared against the FinFET-based design, the TFET-based bitcell exhibits 58% lower EDP, 40% better delay and 34% reduced writing energy. Finally, a leakage analysis was also carried out, showing that TFET-based STT-MRAM bitcells have lower leakage current as compared to the FinFET-based counterpart.
更多
查看译文
关键词
STT-MRAM, Tunnel FET, FinFET, Magnetic Tunnel Junction (MTJ), double-barrier MTJ (MTJ)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要