An Iterative Method for Mapping-Aware Frequency Regulation in Dataflow Circuits.

DAC(2023)

引用 3|浏览1
暂无评分
摘要
Dataflow circuits promise to overcome the scheduling limitations of standard HLS solutions. However, their performance suffers due to timing overheads caused by their handshake communication protocol. Current pipelining solutions fail to account for logic optimizations that occur during FPGA synthesis, thus producing over-conservative results. In this work, we develop an FPGA mapping-aware timing regulation technique for dataflow circuits; it relies on FPGA synthesis information to identify the circuit's critical path and optimize it through register placement. Our dataflow circuits Pareto-dominate state-of-the-art solutions, with up to 29% and 21% execution time and area reduction, respectively.
更多
查看译文
关键词
circuit,current pipelining solutions,dataflow circuits Pareto-dominate state-of-the-art solutions,FPGA mapping-aware timing regulation technique,FPGA synthesis information,handshake communication protocol,iterative method,mapping-aware frequency regulation,scheduling limitations,standard HLS solutions
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要