A Low Delay AF,S Round Transform Architecture Using Constant Matrix Multiplications Merging Technologies

2022 IEEE 17TH CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA)(2022)

引用 0|浏览0
暂无评分
摘要
This paper presents a low delay architecture design method for the hardware implementation of the Advanced Encryption Standard (AES) algorithm. The proposed architecture is designed by using constant matrix multiplications (CMM) merging technologies. To reduce the area cost in hardware implementations, S-hox/lnvS-hox is usually implemented with composite field arithmetic (CFA) technologies. In this paper, CMM in CFA -based S-box/InvSbox are further merged with constant coefficient multiplications in MixColumns/ InyMixColumns, which can also he expressed as CMM forms. By the merging, the delay of the hardware implementation of encryption round transform is reduced at the cost of slight area cost increasing, and both delay and area cost are reduced in hardware implementations of decryption round transform. Hardware complexities analysis indicates that our designs have less delay compared with previous works.
更多
查看译文
关键词
AES, Round Transform, Constant Matrix-. Multiplications, hardware complexities, composite field
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要