Engineering of Grain Boundaries in CeO2 Enabling Tailorable Resistive Switching Properties

ADVANCED ELECTRONIC MATERIALS(2023)

引用 0|浏览7
暂无评分
摘要
Defect engineering in valence change memories aimed at tuning the concentration and transport of oxygen vacancies are studied extensively, however mostly focusing on contribution from individual extended defects such as single dislocations and grain boundaries. In this work, the impact of engineering large numbers of grain boundaries on resistive switching mechanisms and performances is investigated. Three different grain morphologies, that is, "random network," "columnar scaffold," and "island-like," are realized in CeO2 thin films. The devices with the three grain morphologies demonstrate vastly different resistive switching behaviors. The best overall resistive switching performance is shown in the devices with "columnar scaffold" morphology, where the vertical grain boundaries extending through the film facilitate the generation of oxygen vacancies as well as their migration under external bias. The observation of both interfacial and filamentary switching modes only in the devices with a "columnar scaffold" morphology further confirms the contribution from grain boundaries. In contrast, the "random network" or "island-like" structures result in excessive or insufficient oxygen vacancy concentration migration paths. The research provides design guidelines for grain boundary engineering of oxide-based resistive switching materials to tune the resistive switching performances for memory and neuromorphic computing applications.
更多
查看译文
关键词
cerium oxide,defect engineering,grain boundary,memristors,resistive switching
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要