A High-Frequency and Low-Jitter DLL With Quadrature Error and Duty-Cycle Corrections Based on Asynchronous Sampling

IEEE Solid-State Circuits Letters(2023)

引用 0|浏览8
暂无评分
摘要
This letter presents a quadrature error and duty-cycle correction circuit based on an asynchronous sampling technique. Sampling the multiphased clocks provides their phase and duty-cycle information, which are then utilized to compensate for the quadrature and duty-cycle errors. The intrinsic downconversion operation of the proposed sampling approach enhances the correction accuracy by mitigating circuit mismatch effects. The quadrature-error corrector (QEC) and duty-cycle corrector (DCC) circuits receive control signals generated from the asynchronous phase detectors and correct the clock outputs accordingly. Combined with a delay-locked loop (DLL), the proposed design is fabricated in a 40-nm CMOS process, consumes 7.2 mW, and occupies 0.023 mm2. It achieves 0.837-ps RMS jitter and 1.68° maximum phase error from multiple chip samples.
更多
查看译文
关键词
Clock generation,delay-locked loops (DLLs),duty-cycle error correction,multiphase clock,quadrature error correction
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要