Design Techniques for High Linearity and Dynamic Range Digital to Analog Converters.

IEEE Custom Integrated Circuits Conference (CICC)(2022)

引用 3|浏览1
暂无评分
摘要
This paper presents recent developments in the design of high linearity and dynamic range digital to analog converters (DAC). It will cover techniques that enable a THD < -120dB and DR > 130dB. Mismatch errors in non-unary DAC can be addressed with mismatch error shaping (MES). Real-time DEM and fixed-transition vector element selection logic (FT-VESL) can mitigate ISI. Moreover, selection algorithms and divide-and-conquer algorithms simplify the hardware implementation. The paper covers distortion mitigation due to analog impairments such as nonlinearities of DAC elements and passives, and routing parasitics. Finally, techniques to suppress reference noise are covered.
更多
查看译文
关键词
design techniques,mismatch error shaping,nonunary DAC,fixed-transition vector element selection logic,selection algorithms,divide-conquer algorithms,analog impairments,passives,high linearity digital to analog converter design,dynamic range digital to analog converter design,real-time DEM,MES,FT-VESL,ISI mitigation,distortion mitigation,DAC element nonlinearity,routing parasitics,THD
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要