A 56-GHz Fractional-N PLL With 110-fs Jitter
IEEE Journal of Solid-State Circuits(2023)
摘要
A fractional-
$N$
phase-locked loop (PLL) architecture incorporates a switched-current finite impulse response (FIR) filter to suppress the
$\Delta \Sigma $
modulator (
$\Delta \Sigma \text{M}$
) noise. Using a compact, low-power divide-by-8 circuit and realized in 28-nm CMOS technology, the PLL exhibits a phase noise of −98 dBc/Hz at 1-MHz offset in the fractional-
$N$
mode while consuming 23 mW and occupying an active area of 0.1 mm 2.
更多查看译文
关键词
ΔΣ noise,fractional-N synthesis,master-slave sampling filter,noise folding,non-linearity,phase-locked loop (PLL)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要