Possible Reductions to Generate circuits from BDDs

2022 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)(2022)

引用 1|浏览6
暂无评分
摘要
This paper presents a systematic way to derive digital circuits from Binary Decision Diagrams (BDDs). It is well known that BDD nodes correspond to the Shannon decomposition, which can be implemented with a multiplexer. A multiplexer will result in three And-Inverter-Graph (AIG) nodes. However, simplifications may apply. This paper identifies eight different possible simplifications to the general multiplexer case. We demonstrate that applying these simplifications results in smaller AIGs derived from BDDs.
更多
查看译文
关键词
Digital circuits,BDDs - Binary Decision Dia-grams,multiplexer circuits,AIGs - And Inverter Graphs
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要