Design of a Configurable Third-Order G(m)-C Filter Using QFG and BD-QFG MOS-Based OTA for Fast Locking Speed PLL

JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS(2023)

引用 0|浏览0
暂无评分
摘要
High-speed PLL is highly demanding with the advancement in the VLSI market. PLL performance gets affected due to bandwidth limitation. This paper presents third-order configurable transconductance capacitance (G(m)-C)-based loop filter for high-speed PLL. Operational transconductance amplifier (OTA) serves as a basic cell of the G(m)-C filter. Quasi-floating gate (QFG) and Bulk-driven qausi-floating gate (BD-QFG) MOS-based differential input folded cascode (FC) OTAs are proposed for low-voltage operation. Here, DC gain of the BD-QFG FC OTA enhanced 5.18% than QFG FC OTA. The proposed OTAs enhanced DC gain, CMRR, UGB and FOM along with reduction in the power consumption in comparison to the state-of-art work. Further, third-order G(m)-C filters are designed using both QFG and BD-QFG MOS-based OTAs and achieved -3 dB cut-off frequency of 16.51 MHz and 17.22 MHz, respectively. The proposed QFG and BD-QFG MOS-based filters achieved 22.42% and 21.53% reduction in power than the reported result, respectively. The locking time of integer-N PLL is calculated as 0.33 mu s and 0.32 mu s, respectively, through an analytical approach. The transistor-level simulation has been done in 0.18 mu m CMOS process.
更多
查看译文
关键词
CMOS, phase lock loop, transconductance-capacitance (G(m)-C)-based filter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要