Buried Power Rails and Nano-Scale TSV: Technology Boosters for Backside Power Delivery Network and 3D Heterogeneous Integration

IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022)(2022)

引用 9|浏览9
暂无评分
摘要
Decoupling signal and power delivery routing to the transistors can be achieved by moving the power wiring to the wafer backside while signal routing is kept in the traditional BEOL of the wafer frontside. This novel concept is gaining a lot of traction to achieve enhanced signal integrity and high quality power delivery performance, and is becoming key for enabling higher gains from further scaling at transistor level while maintaining power savings. To improve the on-chip power delivery, a back-side power delivery network (BSPDN) with nano-through-silicon vias (nano-TSV) directly landing on buried power rails (BPR) of the standard cells has been developed. This novel approach requires extreme wafer thinning to less than 500nm final Si thickness with extremely good thickness control. The nano-TSV are processed from the wafer backside with better than 10nm alignment accuracy to the buried rails, enabling very high-density electrical connections between the backside and frontside of the device wafer. The nano-TSV and buried rail resistances have been characterized for various metallization options including low-resistivity metals as W, Co and Ru, and the manufacturing process has been optimized to reduce the contact resistance between the nano-TSV and the buried rails; measurement results are in good agreement with simulation data.
更多
查看译文
关键词
Power Delivery Network, buried rails, nano-TSV, extreme wafer thinning
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要