Digital-to-Time Converter Gain Calibration with a Muxed Delay Locked Loop

Gang Zhang, Jiale Zhong

2019 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)(2019)

引用 0|浏览3
暂无评分
摘要
Digital-to-time converters (DTC) have found increasing adoption in frac-N PLLs to compensate for the excess phase error caused by delta-sigma modulator (DSM). DTC gain has to be calibrated in order to achieve the intended compensation. Existing digital DTC calibration methods require various forms of time to digital conversion (TDC). In this paper a low complexity and area efficient analog DTC calibration method without the need for a TDC is proposed. It is based on a delay locked loop with an input-muxed phase frequency detector (PFD). The input clock signals to the PFD are muxed by the sign of the excess phase error from the DSM. This analog calibration method is functionally equivalent to the conventional sign-error Least Mean Square calibration methods implemented in digital domain. Circuit non-idealities including noise and phase offset can be mitigated. DTC gain calibration error <; 1% can be achieved in mixed-signal simulation.
更多
查看译文
关键词
Phase locked loops,delay-lines,digital to time converters
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要