Differential Edge-Modulated Signaling With Encoded Clock and Dynamic Data Rate Scaling

IEEE Solid-State Circuits Letters(2021)

引用 1|浏览0
暂无评分
摘要
This letter describes a differential edge modulation signaling scheme for a wireline link where the edge position is differentially modulated on a pair of wires such that data bits are recovered when these signals sample each other. Therefore, this clock-encoded modulation scheme eliminates the need for receiver side clock generation and timing recovery and enables matched source-synchronous jitter tracking with >500-MHz bandwidth. An agile multiplying injection-locked oscillator drives the link and dynamically scales the data rate from 3 to 10 Gb/s with less than 10-ns response time. Using a decision-based time-domain equalizer, the link can compensate the 20-dB loss at 10-Gb/s consuming only 19.4 mW, and scales to 10 mW at 3 Gb/s without supply scaling.
更多
查看译文
关键词
CMOS,injection locking,phase modulation,time domain,transceiver,wireline communication
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要