A Survey of Domain-Specific Architectures for Reinforcement Learning

IEEE ACCESS(2022)

引用 24|浏览66
暂无评分
摘要
Reinforcement learning algorithms have been very successful at solving sequential decision-making problems in many different problem domains. However, their training is often time-consuming, with training times ranging from multiple hours to weeks. The development of domain-specific architectures for reinforcement learning promises faster computation times, decreased experiment turn-around time, and improved energy efficiency. This paper presents a review of hardware architectures for the acceleration of reinforcement learning algorithms. FPGA-based implementations are the focus of this work, but GPU-based approaches are considered as well. Both tabular and deep reinforcement learning algorithms are included in this survey. The techniques employed in different implementations are highlighted and compared. Finally, possible areas for future work are suggested, based on the preceding discussion of existing architectures.
更多
查看译文
关键词
Reinforcement learning, Computer architecture, Training, Neural networks, Optimization, Graphics processing units, Q-learning, Domain-specific architectures, machine learning, deep learning, reinforcement learning, deep reinforcement learning, reconfigurable architectures, FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要