11.6 A 100Gb/s-8.3dBm-Sensitivity PAM-4 Optical Receiver with Integrated TIA, FFE and Direct-Feedback DFE in 28nm CMOS

2021 IEEE International Solid- State Circuits Conference (ISSCC)(2021)

引用 14|浏览10
暂无评分
摘要
Several 400G Ethernet standards (e.g. 400G-DR4/FR4) have been developed to address the rapid increase in interconnect BW demand created by data-centric computing [1]. Low-cost100Gb/s PAM-4 optical transceivers are critical to spur their adoption in high volume by data centers. While low-cost integrated silicon-photonic 100Gb/s PAM-4 transmitters have been demonstrated recently, the electronics in current receiver solutions is more disaggregated. They typically employ a standalone BiCMOS TIA 1C followed by a 100G PAM-4 (ADC+DSP)-based SerDes 1C (designed to equalize high-loss electrical channels), which results in higher power dissipation and package cost. To address these drawbacks, we present a 100Gb/s PAM-4 optical RX with a single-chip Solution integrating all 0f the RX electronics in a bulk CMOS process. While standalone l00Gb/s PAM-4 CMOS linear TIAs have been shown in prior work [2], [3], their integration with subsequent SerDes has not yet been demonstrated.
更多
查看译文
关键词
integrated TIA,direct-feedback DFE,Ethernet standards,interconnect BW demand,data-centric computing,PAM-4 optical transceivers,data centers,PAM-4 transmitters,current receiver solutions,standalone BiCMOS TIA 1C,power dissipation,package cost,PAM-4 optical RX,CMOS linear TIAs,low-cost integrated silicon-photonic transmitters,current 11.6 A,size 28.0 nm,temperature 0.0 F
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要