A Physical Model for Bulk Gate Insulator Trap Generation During Bias-Temperature Stress in Differently Processed p-Channel FETs

IEEE Transactions on Electron Devices(2021)

引用 20|浏览4
暂无评分
摘要
A deterministic reaction-diffusion–drift model is used for the time kinetics of bulk gate insulator trap generation in p-channel Field Effect Transistors (FETs) under inversion stress. The consistency of the deterministic and stochastic versions of the model is shown. The model is independently validated using stress-induced leakage current data from various reports. The model is incorporated into the already existing bias temperature instability (BTI) analysis tool framework and validated using negative BTI data. The measured data from FinFETs having different channel material, substrate type, gate insulator process, and fin length, as well as gate-all-around stacked nano sheet (GAA-SNS) FETs are modeled.
更多
查看译文
关键词
Bias temperature instability (BTI),BTI analysis tool (BAT) framework,bulk trap generation,reaction-diffusion–drift (RDD) model,stress-induced leakage current (SILC),time-dependent dielectric breakdown (TDDB)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要