5 NM FIN SAQP Process Development and Key Process Challenge Discussion

2020 China Semiconductor Technology International Conference (CSTIC)(2020)

引用 1|浏览5
暂无评分
摘要
When CMOS technologies entered nanometer scales, FinFET has become one of the most promising devices because of its superior electrical characteristics. The 5 nm FinFET logic process is the cutting-edge technology currently being developed by the world's leading foundries. With the shrinkage in size, the usage of various multiple patterning methods (e.g., Self-Aligned Double Patterning, SADP, or Self-Aligned Quadruple Patterning, SAQP, Litho-Etch-Litho-Etch, LELE, 2D cut) becomes more and more frequent. In this study, we will briefly introduce 5 nm logic key layer process approach with EUV photolithography technology and, as an example, present in detail the 5 nm Fin patterning process with a Fin pitch of 24 nm based on the SAQP patterning method. Key process challenges are also discussed such as Critical Dimension Uniformity (CDU) and pitch walking. Finally, we proposed the Module Technical Specification (MTS) of 5 nm Fin SAQP key process as a reference. Moreover, we co-work with NAURA to develop 5 nm Fin SAQP etch processes on domestic made etcher tool NAURA NMC612D with very good initial results.
更多
查看译文
关键词
SAQP patterning method,CMOS technologies,EUV photolithography technology,FIN SAQP process development,FinFET,FinFET logic process,self-aligned double patterning,self-aligned quadruple patterning,SADP,litho-etch-litho-etch,LELE,logic key layer process approach,Fin patterning process,critical dimension uniformity,SAQP etch processes,NAURA NMC612D,size 5.0 nm,size 24.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要