A Low-Resources Tdc For Multi-Channel Direct Tof Readout Based On A 28-Nm Fpga

SENSORS(2021)

引用 21|浏览12
暂无评分
摘要
In this paper, we present a proposed field programmable gate array (FPGA)-based time-to-digital converter (TDC) architecture to achieve high performance with low usage of resources. This TDC can be employed for multi-channel direct Time-of-Flight (ToF) applications. The proposed architecture consists of a synchronizing input stage, a tuned tapped delay line (TDL), a combinatory encoder of ones and zeros counters, and an online calibration stage. The experimental results of the TDC in an Artix-7 FPGA show a differential non-linearity (DNL) in the range of [-0.953, 1.185] LSB, and an integral non-linearity (INL) within [-2.750, 1.238] LSB. The measured LSB size and precision are 22.2 ps and 26.04 ps, respectively. Moreover, the proposed architecture requires low FPGA resources.
更多
查看译文
关键词
field programmable gate array (FPGA), tapped-delay-line (TDL), thermometer-to-binary (T2B) encoder, multichannel TDCs, time-to-digital converter (TDC), time-of-flight (ToF), single-photon avalanche diode (SPAD)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要