Error Detection and Recovery in FPGA-based Pipelined Architectures

2020 2nd Novel Intelligent and Leading Emerging Sciences Conference (NILES)(2020)

引用 2|浏览3
暂无评分
摘要
In safety-critical applications, it is very important for the system to be very reliable. This paper focuses on such applications when implemented with pipelined architectures on SRAM-based FPGAs. The fault model consists of Hard Faults and Single Event Upsets (SEUs). Three different architectures are proposed to add fault detection and/or recovery in order to increase system reliability. It is shown that these improvements are made at a small cost in terms of area, power consumption and performance. An Altera Cyclone IV E FPGA is used to explain the design and the architectures’ behaviors while Markov models are used to calculate reliability increase.
更多
查看译文
关键词
FPGA,Pipelining,DWC,Markov,Dynamic Partial Reconfiguration (DPR),SEU
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要