A −20 dBm Passive UHF RFID Tag IC With MTP NVM in 0.13-μm Standard CMOS Process

IEEE Transactions on Circuits and Systems I: Regular Papers(2020)

引用 7|浏览44
暂无评分
摘要
A fully integrated passive ultrahigh-frequency (UHF) RF identification (RFID) tag integrated circuit (IC) based on Chinese UHF RFID standard (GJB 7377.1) is proposed. An optimized voltage multiplier with threshold compensation and leakage current suppression is designed to improve the RF-DC power conversion efficiency, which is more than 58% for different load current. A system clock constraint condition and proposed digital baseband (BB) algorithm instead of clock calibration is introduced to ensure correct demodulation of the forward link from reader to tag and back link frequency (BLF) tolerance from tag to reader. Moreover, a 2Kb multi-time programmable (MTP) non-volatile memory (NVM) in standard CMOS process without any additional masks and process modification is designed and implemented to significantly save the manufacture cost of the chip. The proposed RFID tag IC is fabricated using a 0.13-μm one-poly-five-metal (1P5M) standard CMOS process with an area of 620 × 660 μm 2 and a power consumption of 4.8 μW and 11.5 μW for reading and writing operations, respectively. The tag with antenna gain of 2 dBi shows successful reading detection at distances up to 17 m in the case of 4 W Equivalent Isotropically Radiated Power (EIRP) from reader.
更多
查看译文
关键词
RF identification (RFID),ultrahigh-frequency (UHF) passive tag chip,voltage multiplier,clock constraint,multi-time programmable (MTP) non-volatile memory (NVM)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要