A Compact DC I-V Model for ReRAM

2020 IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)(2020)

引用 0|浏览3
暂无评分
摘要
In this work, a simple DC I-V model is developed for ReRAM devices. Different stages of a generic ReRAM operation such as forming of low resistance state (LRS), SET in forward and reverse applied-bias and RESET to high resistance state (HRS) are explicitly modeled with key independent parameters such as SET/RESET voltage and HRS/LRS resistance values. This approach of using key parameters as SPICE model input enables the device and circuit designers to come up with design guidelines for the final T-1R specifications from the READ/WRITE margin analysis. Based on Monte-Carlo simulations, the maximum allowable process variations can be estimated quickly and accurately, thus providing a standard design methodology for 1T-1R architectures.
更多
查看译文
关键词
ReRAM,SPICE,compact model,VERILOG-A
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要