A 77.1-dB 6.25-MHz-BW Pipeline SAR ADC with Enhanced Interstage Gain Error Shaping and Quantization Error Shaping

2020 IEEE Custom Integrated Circuits Conference (CICC)(2020)

引用 5|浏览24
暂无评分
摘要
This paper presents an enhanced interstage gain error shaping technique that adopts a digital error feedback technique to extend the interstage gain error tolerance by 5 times. This paper also proposes a passive quantization error shaping technique that reduces the ratio of the two-input-pair comparator by 2.7 times. A prototype equipped with the proposed techniques is implemented in 40nm CMOS. It achieves a SNDR of 77.1 dB over 6.25-MHz bandwidth while operating at 100 MS/s and consuming 1.38 mW. It achieves 173.7 dB Schreier FoM.
更多
查看译文
关键词
CMOS,Schreier FoM,two-input-pair comparator,passive quantization error shaping technique,enhanced interstage gain error shaping technique,digital error feedback technique,pipeline SAR ADC,interstage gain error tolerance,power 1.38 mW,size 40.0 nm,bandwidth 6.25 MHz
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要