6.6 Reference-Noise Compensation Scheme for Single-Ended Package-to-Package Links

2020 IEEE International Solid- State Circuits Conference - (ISSCC)(2020)

引用 3|浏览137
暂无评分
摘要
A recent trend in high-performance systems is distribution of computing across many chips and packages to sustain performance scaling while achieving high yield and alleviating power delivery. High-end data center systems and new applications like deep neural network (DNN) accelerators with scalable architecture [1] may extend the system from large chip-scale computing not just to package-scale multi-chip modules (MCM), but also to PCB-scale computing systems. An essential requirement for these distributed systems is a highly scalable low-power and high-bandwidth interconnect system, that can cover a wide range of integration and channel distances. Ideally, the same low-power links designed for ultra-short reach interconnects in MCM should be used in more challenging board-level environments.
更多
查看译文
关键词
performance scaling,alleviating power delivery,high-end data center systems,deep neural network accelerators,scalable architecture,chip-scale computing,package-scale multichip modules,MCM,PCB-scale computing systems,distributed systems,high-bandwidth interconnect system,low-power links,.6 reference-noise compensation scheme,single-ended package-to-package links,high-performance systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要