2019 CAD Contest: System-level FPGA Routing with Timing Division Multiplexing Technique

Yu-Hsuan Su, Richard Sun,Pei-Hsin Ho

2019 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)(2019)

引用 8|浏览6
暂无评分
摘要
The time division multiplexing technique overcomes the bandwidth limitation by allowing FPGA chips to transmit multiple signals the maximum clocking frequency. With the additional multiplexers, this technique dramatically increases system-level routing capability in the FPGA-based emulator. However, the large number of virtual wires in the chip interconnection may impact emulation performance. The system-level FPGA routing tends to connect all virtual wires (signals) and considers emulation performance. At the same time, the challenge for system-level FPGA routing using time division multiplexing lies in the emulation performance.
更多
查看译文
关键词
time division multiplexing,chip interconnection,timing division multiplexing technique,virtual wires,FPGA-based emulator,system-level routing capability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要