Design Implementation And Test Results Of The Rd53a, A 65 Nm Large Scale Chip For Next Generation Pixel Detectors At The Hl-Lhc

S. Marconi, M. B. Barbero, D. Fougeron, S. Godiot, M. Menouni,P. Pangaud, A. Rozanov,P. Breugnon,M. Bomben, G. Calderini, F. Crescioli,O. Le Dortz,G. Marchiori, D. Dzahini,F. E. Rarbi,R. Gaglione,H. Kruger, M. Daas, Y. Dieter,T. Hemperek, F. Hugging,K. Moustakas,D. Pohl, P. Rymaszewski, M. Standke,M. Vogt, T. Wang, N. Wermes, M. Karagounis, A. Stiller, C. Marzocca, G. Marzocca,G. De Robertis,F. Loddo,F. Licciulli,A. Andreazza,V. Liberali,A. Stabile,L. Frontini, M. Bagatin, D. Bisello,S. Gerardin,S. Mattiazzo,A. Paccagnella,D. Vogrig,S. Bonaldo, N. Bacchetta,L. Gaioni,F. De Canio,M. Manghisoni,V. Re,E. Riceputi,G. Traversi,L. Ratti, C. Vacchi, K. Androsov,R. Beccherle, G. Magazzu,M. Minuti,F. Morsani,F. Palla, S. Poulios,G. M. Bilei,M. Menichelli,P. Placidi, G. Dellacasa,N. Demaria,G. Mazza,E. Monteil, L. Pacher, A. Paterno,A. Rivetti,M. D. Da Rocha Rolo, D. Gajanana,V. Gromov,B. van Eijk,R. Kluit,A. Vitkovskiy, T. Benka, M. Havranek, Z. Janoska,M. Marcisovsky, G. Neue, L. Tomasek,V. Kafka, V. Vrba,E. Lopez-Morillo,F. R. Palomo,F. Munoz,I. Vila, E. M. S. Jimenez, D. Abbaneo, J. Christiansen,S. Orfanelli,L. M. Jara Casas,E. Conti,S. Bell, M. L. Prydderch, S. Thomas, D. C. Christian, G. Deptuch,F. Fahim, J. Hoff,R. Lipton,T. Liu, T. Zimmerman,S. Miryala, M. Garcia-Sciveres,D. Gnani, A. Krieger, K. Papadopoulou, T. Heim,R. Carney,B. Nachman, C. Renteira, V. Wallangen,M. Hoeferkamp, S. Seidel

2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC)(2018)

引用 2|浏览26
暂无评分
摘要
The RD53A large scale pixel demonstrator chip has been developed in 65 nm CMOS technology by the RD53 collaboration, in order to face the unprecedented design requirements of the pixel 2 phase upgrades of the CMS and ATLAS experiments at CERN. This prototype chip is designed to demonstrate that a set of challenging specifications can be met, such as: high granularity (small pixels of 50x50 or 25x100 mu m(2)) and large pixel chip size (similar to 2x2 cm(2)), high hit rate (3 GHz/cm(2)), high readout speed, very high radiation levels (500 Mrad - 1 Grad) and operation with serial powering. Furthermore, coping with the long latency of the trigger signal (similar to 12.5 mu s), used to select only events of interest in order to achieve sustainable output data rates, requires increased buffering resources in the limited pixel area. The RD53A chip has been fabricated in an engineer run. It integrates a matrix of 400x192 pixels and features various design variations in the analog and digital pixel matrix for testing purposes. This paper presents an overview of the chip architecture and of the methodologies used for efficient design of large complex mixed signal chips for harsh radiation environments. Experimental results obtained from the characterization of the RD53A chip are reported to demonstrate that design objectives have been achieved. Moreover, design improvements and new features being developed in the RD53B framework for final ATLAS and CMS production chips are discussed.
更多
查看译文
关键词
digital pixel matrix,chip architecture,complex mixed signal chips,RD53A,design objectives,design improvements,RD53B,generation pixel detectors,scale pixel demonstrator chip,RD53 collaboration,unprecedented design requirements,pixel 2 phase upgrades,prototype chip,high granularity,pixel chip size,high hit rate,high readout speed,high radiation levels,pixel area,large scale chip,sustainable output data rates,CMS and ATLAS experiments
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要