Novel Fine-Grain Back-Bias Assist Techniques for 14nm FDSOI Top-Tier SRAMs integrated in 3D-Monolithic

2019 International Symposium on VLSI Technology, Systems and Application (VLSI-TSA)(2019)

引用 2|浏览50
暂无评分
摘要
For the first time, we propose a 3D-monolithic SRAM architecture with a local back-plane for top-tier transistors enabling local back-bias assist techniques without area penalty as well as the capability to route two additional row-wise signals on individual back-planes. Experimental data are extracted from a 14nm planar Fully-Depleted-Silicon-on-Insulator (FDSOI) $0.078\mu \mathrm{m}^{2}$ SRAM in order to properly model 3D top-tier cells. Simulations show this technique yields a 7% bitline capacitance reduction, a 12%/16% read/write access time improvement at $V_{DD}=0.8\mathrm{V}$ and a reduction of minimum operating voltage $V_{min}$ by 60mV at $6\sigma$ w.r.t. planar SRAMs.
更多
查看译文
关键词
3D-monolithic SRAM architecture,local back-plane,top-tier transistors,area penalty,individual back-planes,3D top-tier cells,access time improvement,read-write access time improvement,local back-bias assist techniques,row-wise signals,FDSOI top-tier SRAM,bitline capacitance reduction,fine-grain back-bias assist techniques,planar SRAM,fully-depleted-silicon-on-insulator,size 14.0 nm,voltage 0.8 V,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要