Offset-Canceling Single-Ended Sensing Scheme With One-Bit-Line Precharge Architecture for Resistive Nonvolatile Memory in 65-nm CMOS

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2019)

引用 12|浏览43
暂无评分
摘要
In the design of nonvolatile memory (NVM), the sensing scheme (SS) has become a read-energy bottleneck because the required read-cell current is too large to satisfy a target read yield. This problem is further aggravated by technology scaling because increased process variation and reduced supply voltage ( $V_{\mathrm {DD}}$ ) require more current to satisfy the target read yield. This paper proposes an offset-canceling single-ended SS (OCSE-SS) with one-bit-line precharge architecture (1BLPA) that is intended for use in ultralow power NVM applications. The test chip is fabricated using 65-nm process technology, and the measurement results show that the read energy per bit of the OCSE-SS is 1/3 compared to that of the conventional SS (Conv-SS). The read energy reduction comes from the single-ended sensing, offset cancellation, and 1BLPA features. Moreover, when a resistance difference between the data and reference cells is as small as $0.5~k\Omega $ , the OCSE-SS reads successfully with a $V_{\mathrm {DD}}$ of 1.0 V and a sensing time ( $t_{\mathrm {SEN}}$ ) of 17 ns due to the offset cancellation characteristic, whereas the Conv-SS fails regardless of $V_{\mathrm {DD}}$ and $t_{\mathrm {SEN}}$ values.
更多
查看译文
关键词
Sensors,Nonvolatile memory,Memory management,Resistance,Very large scale integration,Phase change random access memory
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要