Hardware Design And Optimization Of Multimode Pipeline Based Fft For Ieee 802.11ax Wlan Devices

2018 IEEE SEVENTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (IEEE ICCE 2018)(2018)

引用 3|浏览2
暂无评分
摘要
In this paper, a new architecture of a multi-mode Fast Fourier Transform hardware for IEEE 802.11ax WLAN standard is presented. The proposed architecture is based on Radix-2 Multipath Delay Commutator (MDC), Radix-22 and Radix 24 Single-path Delay Feedback(SDF) stages. To optimize the throughput and area of the FFT hardware, we applied two design techniques such as compression of redundant twiddle factors, and optimization of twiddle factor multiplication. In FPGA implementation using Altera Stratix IV EP4SGX530KH40C3, the proposed FFT achieved 1.2 GSamples/s throughput and met the requirements of the 802.11ax standard. The synthesis results show that the proposed circuit is 6.19% lower latency and 30.2% lower area compared to a recently presented work while maintaining higher working frequency.
更多
查看译文
关键词
FFT, multimode, ROM optimizing, 802.11ax, constants multipliers
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要