A 360μW Vernier Time-to-Digital Converter for ADPLL in IoT Applications

2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)(2018)

引用 1|浏览54
暂无评分
摘要
An improved Vernier time-to-digital converter (TDC) with overflow bits is designed for low power applications. The overflow bits are added to the Vernier-TDC to reduce the stages of the TDC, thus saving power. A digital-to-time convertor is employed to realize the fractional division and reduce the stages of TDC. Fabricated in 55-nm CMOS, TDC together with DTC consumes only 360 μW when operating at 24 MHz. With the help of the TDC, the ADPLL achieves 1.69-ps rms jitter with a 24-MHz reference clock and a 1.8GHz output RF clock.
更多
查看译文
关键词
Delays,Clocks,Phase locked loops,Jitter,Solid state circuits,Internet of Things,Dynamic range
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要