Airborne Radar Signal Processor Realisation

2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017)(2017)

引用 0|浏览1
暂无评分
摘要
Signal processor for airborne Active Electronically Scanned Array (AESA) radar has stringent requirement in terms of dynamic load handling, latency and throughput requirement. In this paper, Radar Signal Processor(RSP) realisation for airborne radar is discussed with specific emphasis on S/W architecture for its deployment on multiprocessor based H/W platform using Commercial Off The Shelf(COTS) board. The S/W architecture is based on master slave configuration which leverages parallelism. This architecture is termed as Cluster Of Processors(CoPs). Sizing analysis and benchmarking of computational resources is also done to ascertain the number of processors required to meet realtime performance. In addition to it, a case study for RSP is also carried to outline the realisation of optimised RSP.
更多
查看译文
关键词
AESA,radar signal processor,Control Node,Compute Element,SIMD,Sizing analysis,Cluster Of Processors
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要