Fabless design approach for lateral optimization of low voltage GaN power HEMTs

Superlattices and Microstructures(2018)

引用 8|浏览1
暂无评分
摘要
This paper demonstrates a fabless design approach for the lateral optimization of a low voltage GaN power HEMT. Optimization of lateral scaling terms such as gate-to-drain, gate, and gate-to-source lengths allows for minimization of the figure-of-merit (RDS(on) × QG) for a targeted breakdown voltage. Results show a FOM of 11 mΩ-nC for a device with a breakdown voltage >50 V. These results are for a given heterostructure design and estimated trap densities, and the effects of changing these estimated trap densities have been demonstrated to heavily influence breakdown behavior. As such, the focus of this study is on the relative difference between results rather than the absolute numbers. For this given design, results suggest that by shrinking LGD further the FOM can be reduced to 6.68 mΩ-nC with a breakdown of 71 V: representing a 74% decrease in FOM compared to the EPC 2023 device (30 V device) [1].
更多
查看译文
关键词
GaN HEMT,Fabless design,Double heterostructure field effect transistor (DHFET),Power devices,Figure of merit optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要