Performance Evaluation Of Digital Pixel Readout Chip Architecture Operating At Very High Rate Through A Reusable Uvm Simulation Framework

2016 IEEE NUCLEAR SCIENCE SYMPOSIUM, MEDICAL IMAGING CONFERENCE AND ROOM-TEMPERATURE SEMICONDUCTOR DETECTOR WORKSHOP (NSS/MIC/RTSD)(2016)

引用 1|浏览8
暂无评分
摘要
A large scale demonstrator pixel readout chip is currently being designed by the RD53 Collaboration, with the goal of proving the suitability of 65 nm technology for the extreme operating conditions associated to the High Luminosity upgrades of the ATLAS and CMS experiments at the Large Hadron Collider. The VEPIX53 simulation and verification environment was developed in order to support the chip design flow at different steps, from architectural modeling and optimization to final design verification, thanks to the flexibility and reusability of SystemVerilog and the Universal Verification Methodology (UVM) library.In this work a test case of VEPIX53 is presented where an existing digital pixel architecture, already implemented in a small scale prototype chip, is simulated for evaluating whether it satisfies the specifications of the large scale demonstrator chip. The architecture inefficiency was measured by the analysis components of the environment, with respect to different models of analog front-ends and different pixel hit memory sizes, showing possible solutions for optimization.
更多
查看译文
关键词
performance evaluation,digital pixel readout chip architecture,reusable UVM simulation framework,scale demonstrator pixel readout chip,RD53 Collaboration,extreme operating conditions,High Luminosity upgrades,verification environment,chip design flow,different steps,architectural modeling,final design verification,flexibility,reusability,Universal Verification Methodology library,work a test case,VEPIX53,existing digital pixel architecture,scale prototype chip,scale demonstrator chip,architecture inefficiency,different pixel,Large Hadron Collider,size 65.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要