A fractional-NBB-DPLL with auto-tuned DTC and FIR filter for noise and spur reduction

2017 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)(2017)

引用 2|浏览5
暂无评分
摘要
A 16-modulo fractional-N bang-bang digital PLL (BB-DPLL) is implemented in 65nm CMOS. It is firstly shown that a hybrid FIR filtering method not only improves spur performance but also reduces in-band phase noise for finite-modulo fractional-N bang-bang PLLs. A 4-bit digital-to-time converter (DTC) with auto-tuned delay cells is also employed to further enhance the fractional-N BB-DPLL performance. Experimental results show that the proposed method reduces both the in-band phase noise and the fractional spur by about 15dB with 4-bit linearity requirement.
更多
查看译文
关键词
digital-to-time converter,auto-tuned DTC,noise reduction,spur reduction,fractional-N bang-bang digital PLL,fractional-N BB-DPLL,CMOS,hybrid FIR filtering method,in-band phase noise,finite-modulo fractional-N bang-bang PLL,auto-tuned delay cells,fractional spur,size 65 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要