The Systematic Design For High Speed Interpolated/Averaging Ade

2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT)(2016)

引用 0|浏览1
暂无评分
摘要
A systematic design methodology, composed of a BW/gain model and an offset modeling mechanism, is proposed for high-speed interpolation/ averaging ADCs. The methodology is able to conduct a systematic analysis and reaches an optimized ADC design with given specs (i.e., resolution, speed, input range, power, input CM, etc.). It shows significant advantage over the traditional trial-and-error ADC design approach with respect to performance, design efficiency and reliability in nano-meter technologies. Using our methodology, a 4-bit 5GSps prototype ADC is designed and fabricated in a 65nm CMOS technology. The measurement results show that our ADC has indeed achieved an outstanding overall performance compared to the reported state-of-the art ADCs.
更多
查看译文
关键词
high speed interpolated-averaging ADC,systematic design methodology,BW/gain model,offset modeling mechanism,optimized ADC design,trial-and-error ADC design approach,design efficiency,nanometer technologies,CMOS technology,word length 4 bit,size 65 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要