An industrial design methodology for the synthesis of OCV-aware top-level clock tree

2017 6th International Symposium on Next Generation Electronics (ISNE)(2017)

引用 3|浏览12
暂无评分
摘要
In modern VLSI Design, on-chip-variation (OCV) has become serious as the feature size continues to shrink. Especially, in the top-level clock tree, OCV-induced clock skew should be properly controlled because of long wires. In this paper, we present a practical industrial design methodology for minimizing the OCV-induced clock skew of top-level clock tree. Our basic idea is to pre-place guide buffers for clock tree synthesis so that wire lengths of non-common paths can be reduced. We develop a novel algorithm to determine the number and the locations of guide buffers. Experiments with an industry chip show that our approach can greatly reduce the percentages of non-common paths (in the overall path) and thus the reduction on OCV-induced clock skew achieves 42.4%.
更多
查看译文
关键词
industrial design,OCV-aware top-level clock tree,VLSI,on-chip-variation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要