AC stress and standard cell aging characterization to enhance reliability coverage of logic circuits

Yen-Chieh (Kevin) Huang, L.-C. Hsu, W.-S. Chou,M.-H. Hsieh, K.-W. Shih, N.-H. Tseng, R. B. Pittu,W. Wang,Y.-H. Lee

2016 IEEE International Integrated Reliability Workshop (IIRW)(2016)

引用 16|浏览8
暂无评分
摘要
One of the major purposes of characterizing discrete device reliability is to provide reasonable margin during design phase. Prevention is always better than a cure from risk control and cost management point of view. Over the last decade, foundry has been asked to provide aging aware IP and cell library to reduce customers' product development cycle. Though these libraries were well characterized but their aging behaviors were left to designers' own judgments. To integrate aging effect into static timing analysis (STA) either for synthesis or post-simulation, one needs a fairly accurate SPICE aging model which covers AC stress [1] and gate level (or standard cell level) timing shift. This demands Si-to-Simulation comparisons which will be addressed in this paper.
更多
查看译文
关键词
gate level,aging effect integration,SPICE aging model,STA,static timing analysis,customer product development cycle reduction,cell library,aging aware IP,risk control,cost management,design phase,discrete device reliability characterization,reliability coverage enhancement,standard cell aging characterization,AC stress
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要