The Impact Of Process Variation And Stochastic Aging In Nanoscale Vlsi

2016 IEEE International Reliability Physics Symposium (IRPS)(2016)

引用 15|浏览38
暂无评分
摘要
With the down-scaling of CMOS technology into deep nano-scale era, negative-bias temperature instability (NBTI) effect becomes stochastic due to its widely distributed defect parameters. As a result, the delay degradation due to the intrinsic variability of NBTI becomes also stochastic and the matter is aggravated when it is combined with process variation. Accurate stochastic timing analysis of the circuit becomes very important in this case since over and under margining can lead to a significant performance or yield loss (timing failure), respectively. This paper proposes a flow and investigates the combined effect of stochastic NBTI and process variation on the performance of the VLSI design at the circuit level in a 7 nm FinFET technology node by abstracting atomistic NBTI models (for the stochastic behavior) to the circuit timing analysis flow.
更多
查看译文
关键词
process variation,stochastic aging,nanoscale VLSI,CMOS technology,negative-bias temperature instability,NBTI,distributed defect parameters,delay degradation,stochastic timing analysis,yield loss,FinFET technology,circuit timing analysis flow,size 7 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要