Hardware/Software Co-Design Of Power Level Difference Based Noise Cancellation

2015 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC)(2015)

引用 1|浏览1
暂无评分
摘要
In this paper, the Power Level Difference (PLD)based noise cancelling algorithm is implemented in a Xilinx FPGA SoC using hardware/software co-design methodology. Thanks to the hardware/software co-design, the complex control part of the algorithm can be fast deployed in software meanwhile the computational part is effectively implemented in hardware. Therefore, the system can not only process the real-time input data but also consumes few hardware resource.
更多
查看译文
关键词
Hardware/Software Co-Design, Verilog, FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要