Parallel Robust Absolute Orientation On Fpga For Vision And Robotics

2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS)(2018)

引用 1|浏览23
暂无评分
摘要
The performance of absolute orientation, a computationally intensive process, plays a key role in a plethora of computer vision and robotics applications. This paper focuses on accelerating the execution of a robust algorithm based on Horn's quaternion solution and presents a HW architecture as well as its FPGA implementation. The proposed design approach relies on the specifics of the algorithm to develop each of its architectural parts by using either low-level Hardware Description Language (HDL) or High Level Synthesis (HLS) descriptions, significantly improving both the design and the time required for development. Combining HDL and HLS described parts leads to an architecture design that exploits parallelism, improves HW utilization and enhances the efficiency of calculations by customizing complicated arithmetic operations. Our implementations on Kintex 7 XC7K325T achieve 61x total speedup versus conventional SW on an embedded processor.
更多
查看译文
关键词
parallel robust absolute orientation,computer vision,robotics applications,HW architecture,FPGA implementation,HDL,architecture design,high level synthesis,hardware description language,HW utilization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要