A 7.4-To-14ghz Pll With 54fsrms Jitter In 16nm Finfet For Integrated Rf-Data-Converter Socs

2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC)(2018)

引用 68|浏览67
暂无评分
摘要
Direct-RF data converters [1,2] have seen increased adoption in remote-radio-head TX and RX, due to their unparalleled bandwidth and flexibility. However, since these converters need to directly synthesize and sample multi-GHz radio signals, the sampling clock must exhibit excellent phase-noise performance, to minimize self- and adjacent-channel mixing, and strong suppression of reference and harmonic spurs, to meet stringent out-of-band emissions and minimize aliased energy. Furthermore, a wide range of sampling frequencies is required for the flexibility to cover multiple bands. Due to these stringent requirements, typically, external PLLs are employed, adding to the BOM cost. This work presents techniques for a fully integrated 7.4-to-14GHz PLL in 16nm FinFET that has 54fs rms jitter to satisfy the low noise requirements of RF data converters.
更多
查看译文
关键词
sampling clock,adjacent-channel mixing,sampling frequencies,stringent requirements,rms jitter,low noise requirements,integrated RF-data-converter,direct-RF data converters,unparalleled bandwidth,sample multiGHz radio signals,phase-noise performance,PLL,FinFET,size 16.0 nm,frequency 7 GHz to 14 GHz
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要