3.3 A 14nm 1GHz FPGA with 2.5D transceiver integration

2017 IEEE International Solid-State Circuits Conference (ISSCC)(2017)

引用 55|浏览47
暂无评分
摘要
A Field Programmable Gate Array (FPGA) family was designed to match a programmable fabric die built in 14nm process technology with 28Gb/s transceiver dice. The 2.5D packaging (Fig. 3.3.1) uses embedded interconnect bridges (EMIB) [1]. 20nm transceivers were reused enabling a transceiver roadmap independent of FPGA fabric. Fig. 3.3.2 shows a 560mm 2 fabric die and six transceiver dice. The programmable fabric contains 2.8M logic elements, DSP, memory components, and routing interconnect operating at up to 1GHz. Applications drove the need for improved flexibility and security of the FPGA configuration system. A triple-modular redundant microprocessor-based secure device manager (SDM) was designed and is programmed by embedded software.
更多
查看译文
关键词
FPGA,2.5D transceiver integration,field programmable gate array,programmable fabric die,transceiver dice,2.5D packaging,embedded interconnect bridges,EMIB,transceiver roadmap,programmable fabric,logic elements,triple-modular redundant microprocessor-based SDM,secure device manager,embedded software,size 14 nm,frequency 1 GHz,size 20 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要