Transforming VHDL descriptions into formal component-based models.

RSP(2016)

引用 1|浏览9
暂无评分
摘要
In this work, we investigate a transformation of VHDL descriptions into equivalent formal models. The targeted equivalence is at the level of the functional behavior. That is, we aim at producing formal models that have the same functional simulation behavior as the original VHDL implementation. We rely on the BIP component-based modeling language as the underlying formalism for this transformation. The expected benefits of such a transformation are: enabling the formal verification of hardware designs, allowing for software/hardware system modeling within the same formal framework, and, potentially, accelerating VHDL designs functional simulation by producing distributed BIP models. We show, through a case study, that the transformation is feasible and worth to develop.
更多
查看译文
关键词
VHDL descriptions,formal component-based models,functional simulation behavior,BIP component-based modeling lan-guage,formal verification,hardware designs,software-hardware system modeling,formal framework,VHDL designs,distributed BIP models,behavior-interaction-priority models
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要