A Heterogeneous SDR MPSoC in 28 nm CMOS for Low-Latency Wireless Applications.

DAC(2017)

引用 37|浏览78
暂无评分
摘要
Current and future applications impose high demands on software-defined radio (SDR) platforms in terms of latency, reliability, and flexibility. This paper presents a heterogeneous SDR MPSoC with a hexagonal network-on-chip to address these issues. It features four data processing modules and a baseband processing engine for iterative multiple-input multiple-output (MIMO) receiving. Integrated memory controllers enable dynamic data flow mapping and application isolation. In a 4 x 4 MIMO application scenario, the MPSoC achieves a throughput of 232 Mbit/s with a latency of 20 μs while consuming 414 mW. It outperforms state-of-the-art platforms in terms of throughput by a factor of 4.
更多
查看译文
关键词
heterogeneous SDR MPSoC,low-latency wireless applications,latency reliability,network-on-chip,data processing modules,baseband processing engine,dynamic data flow mapping,application isolation,4 × 4 MIMO application scenario,bit rate 232.0 Mbit/s,power 414.0 mW,size 28 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要